it821x.c 20.4 KB
Newer Older
1
/*
Alan Cox's avatar
Alan Cox committed
2
 * Copyright (C) 2004		Red Hat
3
 * Copyright (C) 2007		Bartlomiej Zolnierkiewicz
4
5
6
7
 *
 *  May be copied or modified under the terms of the GNU General Public License
 *  Based in part on the ITE vendor provided SCSI driver.
 *
8
9
 *  Documentation:
 *	Datasheet is freely available, some other documents under NDA.
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
 *
 *  The ITE8212 isn't exactly a standard IDE controller. It has two
 *  modes. In pass through mode then it is an IDE controller. In its smart
 *  mode its actually quite a capable hardware raid controller disguised
 *  as an IDE controller. Smart mode only understands DMA read/write and
 *  identify, none of the fancier commands apply. The IT8211 is identical
 *  in other respects but lacks the raid mode.
 *
 *  Errata:
 *  o	Rev 0x10 also requires master/slave hold the same DMA timings and
 *	cannot do ATAPI MWDMA.
 *  o	The identify data for raid volumes lacks CHS info (technically ok)
 *	but also fails to set the LBA28 and other bits. We fix these in
 *	the IDE probe quirk code.
 *  o	If you write LBA48 sized I/O's (ie > 256 sector) in smart mode
 *	raid then the controller firmware dies
 *  o	Smart mode without RAID doesn't clear all the necessary identify
 *	bits to reduce the command set to the one used
 *
 *  This has a few impacts on the driver
 *  - In pass through mode we do all the work you would expect
 *  - In smart mode the clocking set up is done by the controller generally
 *    but we must watch the other limits and filter.
 *  - There are a few extra vendor commands that actually talk to the
 *    controller but only work PIO with no IRQ.
 *
 *  Vendor areas of the identify block in smart mode are used for the
 *  timing and policy set up. Each HDD in raid mode also has a serial
 *  block on the disk. The hardware extra commands are get/set chip status,
 *  rebuild, get rebuild status.
 *
 *  In Linux the driver supports pass through mode as if the device was
 *  just another IDE controller. If the smart mode is running then
 *  volumes are managed by the controller firmware and each IDE "disk"
 *  is a raid volume. Even more cute - the controller can do automated
 *  hotplug and rebuild.
 *
 *  The pass through controller itself is a little demented. It has a
 *  flaw that it has a single set of PIO/MWDMA timings per channel so
 *  non UDMA devices restrict each others performance. It also has a
 *  single clock source per channel so mixed UDMA100/133 performance
 *  isn't perfect and we have to pick a clock. Thankfully none of this
 *  matters in smart mode. ATAPI DMA is not currently supported.
 *
 *  It seems the smart mode is a win for RAID1/RAID10 but otherwise not.
 *
 *  TODO
 *	-	ATAPI UDMA is ok but not MWDMA it seems
 *	-	RAID configuration ioctls
 *	-	Move to libata once it grows up
 */

#include <linux/types.h>
#include <linux/module.h>
64
#include <linux/slab.h>
65
66
67
68
#include <linux/pci.h>
#include <linux/ide.h>
#include <linux/init.h>

69
70
#define DRV_NAME "it821x"

71
72
#define QUIRK_VORTEX86 1

73
74
75
76
77
78
79
80
81
82
83
struct it821x_dev
{
	unsigned int smart:1,		/* Are we in smart raid mode */
		timing10:1;		/* Rev 0x10 */
	u8	clock_mode;		/* 0, ATA_50 or ATA_66 */
	u8	want[2][2];		/* Mode/Pri log for master slave */
	/* We need these for switching the clock when DMA goes on/off
	   The high byte is the 66Mhz timing */
	u16	pio[2];			/* Cached PIO values */
	u16	mwdma[2];		/* Cached MWDMA values */
	u16	udma[2];		/* Cached UDMA values (per drive) */
84
	u16	quirks;
85
86
87
88
89
90
91
92
93
94
95
};

#define ATA_66		0
#define ATA_50		1
#define ATA_ANY		2

#define UDMA_OFF	0
#define MWDMA_OFF	0

/*
 *	We allow users to force the card into non raid mode without
96
 *	flashing the alternative BIOS. This is also necessary right now
97
98
99
100
101
102
103
104
105
 *	for embedded platforms that cannot run a PC BIOS but are using this
 *	device.
 */

static int it8212_noraid;

/**
 *	it821x_program	-	program the PIO/MWDMA registers
 *	@drive: drive to tune
106
 *	@timing: timing info
107
108
109
110
111
112
113
 *
 *	Program the PIO/MWDMA timing for this channel according to the
 *	current clock.
 */

static void it821x_program(ide_drive_t *drive, u16 timing)
{
114
115
	ide_hwif_t *hwif = drive->hwif;
	struct pci_dev *dev = to_pci_dev(hwif->dev);
116
117
118
119
120
121
122
123
124
	struct it821x_dev *itdev = ide_get_hwifdata(hwif);
	int channel = hwif->channel;
	u8 conf;

	/* Program PIO/MWDMA timing bits */
	if(itdev->clock_mode == ATA_66)
		conf = timing >> 8;
	else
		conf = timing & 0xFF;
125
126

	pci_write_config_byte(dev, 0x54 + 4 * channel, conf);
127
128
129
130
131
}

/**
 *	it821x_program_udma	-	program the UDMA registers
 *	@drive: drive to tune
132
 *	@timing: timing info
133
134
135
136
137
138
139
 *
 *	Program the UDMA timing for this drive according to the
 *	current clock.
 */

static void it821x_program_udma(ide_drive_t *drive, u16 timing)
{
140
141
	ide_hwif_t *hwif = drive->hwif;
	struct pci_dev *dev = to_pci_dev(hwif->dev);
142
143
	struct it821x_dev *itdev = ide_get_hwifdata(hwif);
	int channel = hwif->channel;
144
	u8 unit = drive->dn & 1, conf;
145
146
147
148
149
150

	/* Program UDMA timing bits */
	if(itdev->clock_mode == ATA_66)
		conf = timing >> 8;
	else
		conf = timing & 0xFF;
151
152
153

	if (itdev->timing10 == 0)
		pci_write_config_byte(dev, 0x56 + 4 * channel + unit, conf);
154
	else {
155
156
		pci_write_config_byte(dev, 0x56 + 4 * channel, conf);
		pci_write_config_byte(dev, 0x56 + 4 * channel + 1, conf);
157
158
159
160
161
	}
}

/**
 *	it821x_clock_strategy
162
 *	@drive: drive to set up
163
164
165
166
167
168
169
170
 *
 *	Select between the 50 and 66Mhz base clocks to get the best
 *	results for this interface.
 */

static void it821x_clock_strategy(ide_drive_t *drive)
{
	ide_hwif_t *hwif = drive->hwif;
171
	struct pci_dev *dev = to_pci_dev(hwif->dev);
172
	struct it821x_dev *itdev = ide_get_hwifdata(hwif);
173
	ide_drive_t *pair = ide_get_pair_dev(drive);
174
175
	int clock, altclock, sel = 0;
	u8 unit = drive->dn & 1, v;
176
177
178
179
180
181
182
183
184

	if(itdev->want[0][0] > itdev->want[1][0]) {
		clock = itdev->want[0][1];
		altclock = itdev->want[1][1];
	} else {
		clock = itdev->want[1][1];
		altclock = itdev->want[0][1];
	}

185
186
187
188
189
	/*
	 * if both clocks can be used for the mode with the higher priority
	 * use the clock needed by the mode with the lower priority
	 */
	if (clock == ATA_ANY)
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
		clock = altclock;

	/* Nobody cares - keep the same clock */
	if(clock == ATA_ANY)
		return;
	/* No change */
	if(clock == itdev->clock_mode)
		return;

	/* Load this into the controller ? */
	if(clock == ATA_66)
		itdev->clock_mode = ATA_66;
	else {
		itdev->clock_mode = ATA_50;
		sel = 1;
	}
206
207

	pci_read_config_byte(dev, 0x50, &v);
208
209
	v &= ~(1 << (1 + hwif->channel));
	v |= sel << (1 + hwif->channel);
210
	pci_write_config_byte(dev, 0x50, v);
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230

	/*
	 *	Reprogram the UDMA/PIO of the pair drive for the switch
	 *	MWDMA will be dealt with by the dma switcher
	 */
	if(pair && itdev->udma[1-unit] != UDMA_OFF) {
		it821x_program_udma(pair, itdev->udma[1-unit]);
		it821x_program(pair, itdev->pio[1-unit]);
	}
	/*
	 *	Reprogram the UDMA/PIO of our drive for the switch.
	 *	MWDMA will be dealt with by the dma switcher
	 */
	if(itdev->udma[unit] != UDMA_OFF) {
		it821x_program_udma(drive, itdev->udma[unit]);
		it821x_program(drive, itdev->pio[unit]);
	}
}

/**
231
 *	it821x_set_pio_mode	-	set host controller for PIO mode
232
 *	@hwif: port
233
 *	@drive: drive
234
 *
235
236
 *	Tune the host to the desired PIO mode taking into the consideration
 *	the maximum PIO mode supported by the other device on the cable.
237
238
 */

239
static void it821x_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
240
241
{
	struct it821x_dev *itdev = ide_get_hwifdata(hwif);
242
	ide_drive_t *pair = ide_get_pair_dev(drive);
243
	const u8 pio = drive->pio_mode - XFER_PIO_0;
244
	u8 unit = drive->dn & 1, set_pio = pio;
245
246

	/* Spec says 89 ref driver uses 88 */
247
	static u16 pio_timings[]= { 0xAA88, 0xA382, 0xA181, 0x3332, 0x3121 };
248
249
	static u8 pio_want[]    = { ATA_66, ATA_66, ATA_66, ATA_66, ATA_ANY };

250
251
252
253
254
255
	/*
	 * Compute the best PIO mode we can for a given device. We must
	 * pick a speed that does not cause problems with the other device
	 * on the cable.
	 */
	if (pair) {
256
		u8 pair_pio = pair->pio_mode - XFER_PIO_0;
257
258
259
260
261
		/* trim PIO to the slowest of the master/slave */
		if (pair_pio < set_pio)
			set_pio = pair_pio;
	}

262
	/* We prefer 66Mhz clock for PIO 0-3, don't care for PIO4 */
263
	itdev->want[unit][1] = pio_want[set_pio];
264
	itdev->want[unit][0] = 1;	/* PIO is lowest priority */
265
	itdev->pio[unit] = pio_timings[set_pio];
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
	it821x_clock_strategy(drive);
	it821x_program(drive, itdev->pio[unit]);
}

/**
 *	it821x_tune_mwdma	-	tune a channel for MWDMA
 *	@drive: drive to set up
 *	@mode_wanted: the target operating mode
 *
 *	Load the timing settings for this device mode into the
 *	controller when doing MWDMA in pass through mode. The caller
 *	must manage the whole lack of per device MWDMA/PIO timings and
 *	the shared MWDMA/PIO timing register.
 */

281
static void it821x_tune_mwdma(ide_drive_t *drive, u8 mode_wanted)
282
{
283
284
	ide_hwif_t *hwif = drive->hwif;
	struct pci_dev *dev = to_pci_dev(hwif->dev);
285
	struct it821x_dev *itdev = (void *)ide_get_hwifdata(hwif);
286
	u8 unit = drive->dn & 1, channel = hwif->channel, conf;
287
288
289
290
291
292
293
294
295
296

	static u16 dma[]	= { 0x8866, 0x3222, 0x3121 };
	static u8 mwdma_want[]	= { ATA_ANY, ATA_66, ATA_ANY };

	itdev->want[unit][1] = mwdma_want[mode_wanted];
	itdev->want[unit][0] = 2;	/* MWDMA is low priority */
	itdev->mwdma[unit] = dma[mode_wanted];
	itdev->udma[unit] = UDMA_OFF;

	/* UDMA bits off - Revision 0x10 do them in pairs */
297
298
	pci_read_config_byte(dev, 0x50, &conf);
	if (itdev->timing10)
299
300
301
		conf |= channel ? 0x60: 0x18;
	else
		conf |= 1 << (3 + 2 * channel + unit);
302
	pci_write_config_byte(dev, 0x50, conf);
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317

	it821x_clock_strategy(drive);
	/* FIXME: do we need to program this ? */
	/* it821x_program(drive, itdev->mwdma[unit]); */
}

/**
 *	it821x_tune_udma	-	tune a channel for UDMA
 *	@drive: drive to set up
 *	@mode_wanted: the target operating mode
 *
 *	Load the timing settings for this device mode into the
 *	controller when doing UDMA modes in pass through.
 */

318
static void it821x_tune_udma(ide_drive_t *drive, u8 mode_wanted)
319
{
320
321
	ide_hwif_t *hwif = drive->hwif;
	struct pci_dev *dev = to_pci_dev(hwif->dev);
322
	struct it821x_dev *itdev = ide_get_hwifdata(hwif);
323
	u8 unit = drive->dn & 1, channel = hwif->channel, conf;
324
325
326
327
328
329
330
331
332
333
334
335

	static u16 udma[]	= { 0x4433, 0x4231, 0x3121, 0x2121, 0x1111, 0x2211, 0x1111 };
	static u8 udma_want[]	= { ATA_ANY, ATA_50, ATA_ANY, ATA_66, ATA_66, ATA_50, ATA_66 };

	itdev->want[unit][1] = udma_want[mode_wanted];
	itdev->want[unit][0] = 3;	/* UDMA is high priority */
	itdev->mwdma[unit] = MWDMA_OFF;
	itdev->udma[unit] = udma[mode_wanted];
	if(mode_wanted >= 5)
		itdev->udma[unit] |= 0x8080;	/* UDMA 5/6 select on */

	/* UDMA on. Again revision 0x10 must do the pair */
336
337
	pci_read_config_byte(dev, 0x50, &conf);
	if (itdev->timing10)
338
339
340
		conf &= channel ? 0x9F: 0xE7;
	else
		conf &= ~ (1 << (3 + 2 * channel + unit));
341
	pci_write_config_byte(dev, 0x50, conf);
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364

	it821x_clock_strategy(drive);
	it821x_program_udma(drive, itdev->udma[unit]);

}

/**
 *	it821x_dma_read	-	DMA hook
 *	@drive: drive for DMA
 *
 *	The IT821x has a single timing register for MWDMA and for PIO
 *	operations. As we flip back and forth we have to reload the
 *	clock. In addition the rev 0x10 device only works if the same
 *	timing value is loaded into the master and slave UDMA clock
 * 	so we must also reload that.
 *
 *	FIXME: we could figure out in advance if we need to do reloads
 */

static void it821x_dma_start(ide_drive_t *drive)
{
	ide_hwif_t *hwif = drive->hwif;
	struct it821x_dev *itdev = ide_get_hwifdata(hwif);
365
366
	u8 unit = drive->dn & 1;

367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
	if(itdev->mwdma[unit] != MWDMA_OFF)
		it821x_program(drive, itdev->mwdma[unit]);
	else if(itdev->udma[unit] != UDMA_OFF && itdev->timing10)
		it821x_program_udma(drive, itdev->udma[unit]);
	ide_dma_start(drive);
}

/**
 *	it821x_dma_write	-	DMA hook
 *	@drive: drive for DMA stop
 *
 *	The IT821x has a single timing register for MWDMA and for PIO
 *	operations. As we flip back and forth we have to reload the
 *	clock.
 */

static int it821x_dma_end(ide_drive_t *drive)
{
	ide_hwif_t *hwif = drive->hwif;
	struct it821x_dev *itdev = ide_get_hwifdata(hwif);
387
	int ret = ide_dma_end(drive);
388
389
	u8 unit = drive->dn & 1;

390
391
392
393
394
395
	if(itdev->mwdma[unit] != MWDMA_OFF)
		it821x_program(drive, itdev->pio[unit]);
	return ret;
}

/**
396
 *	it821x_set_dma_mode	-	set host controller for DMA mode
397
 *	@hwif: port
398
 *	@drive: drive
399
 *
400
 *	Tune the ITE chipset for the desired DMA mode.
401
402
 */

403
static void it821x_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
404
{
405
406
	const u8 speed = drive->dma_mode;

407
408
409
410
411
412
413
414
415
	/*
	 * MWDMA tuning is really hard because our MWDMA and PIO
	 * timings are kept in the same place.  We can switch in the
	 * host dma on/off callbacks.
	 */
	if (speed >= XFER_UDMA_0 && speed <= XFER_UDMA_6)
		it821x_tune_udma(drive, speed - XFER_UDMA_0);
	else if (speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2)
		it821x_tune_mwdma(drive, speed - XFER_MW_DMA_0);
416
417
418
}

/**
419
 *	it821x_cable_detect	-	cable detection
420
421
422
423
424
425
426
 *	@hwif: interface to check
 *
 *	Check for the presence of an ATA66 capable cable on the
 *	interface. Problematic as it seems some cards don't have
 *	the needed logic onboard.
 */

427
static u8 it821x_cable_detect(ide_hwif_t *hwif)
428
429
{
	/* The reference driver also only does disk side */
430
	return ATA_CBL_PATA80;
431
432
433
}

/**
434
435
 *	it821x_quirkproc	-	post init callback
 *	@drive: drive
436
 *
437
 *	This callback is run after the drive has been probed but
438
439
440
441
 *	before anything gets attached. It allows drivers to do any
 *	final tuning that is needed, or fixups to work around bugs.
 */

442
static void it821x_quirkproc(ide_drive_t *drive)
443
{
444
	struct it821x_dev *itdev = ide_get_hwifdata(drive->hwif);
445
	u16 *id = drive->id;
446

447
	if (!itdev->smart) {
448
449
450
451
452
453
		/*
		 *	If we are in pass through mode then not much
		 *	needs to be done, but we do bother to clear the
		 *	IRQ mask as we may well be in PIO (eg rev 0x10)
		 *	for now and we know unmasking is safe on this chipset.
		 */
454
		drive->dev_flags |= IDE_DFLAG_UNMASK;
455
	} else {
456
457
458
459
460
461
462
463
	/*
	 *	Perform fixups on smart mode. We need to "lose" some
	 *	capabilities the firmware lacks but does not filter, and
	 *	also patch up some capability bits that it forgets to set
	 *	in RAID mode.
	 */

		/* Check for RAID v native */
464
465
		if (strstr((char *)&id[ATA_ID_PROD],
			   "Integrated Technology Express")) {
466
467
468
			/* In raid mode the ident block is slightly buggy
			   We need to set the bits so that the IDE layer knows
			   LBA28. LBA48 and DMA ar valid */
469
			id[ATA_ID_CAPABILITY]    |= (3 << 8); /* LBA28, DMA */
470
471
			id[ATA_ID_COMMAND_SET_2] |= 0x0400;   /* LBA48 valid */
			id[ATA_ID_CFS_ENABLE_2]  |= 0x0400;   /* LBA48 on */
472
473
			/* Reporting logic */
			printk(KERN_INFO "%s: IT8212 %sRAID %d volume",
474
475
476
477
478
				drive->name, id[147] ? "Bootable " : "",
				id[ATA_ID_CSFO]);
			if (id[ATA_ID_CSFO] != 1)
				printk(KERN_CONT "(%dK stripe)", id[146]);
			printk(KERN_CONT ".\n");
479
480
481
		} else {
			/* Non RAID volume. Fixups to stop the core code
			   doing unsupported things */
482
483
484
485
486
487
488
489
490
491
492
493
			id[ATA_ID_FIELD_VALID]	 &= 3;
			id[ATA_ID_QUEUE_DEPTH]	  = 0;
			id[ATA_ID_COMMAND_SET_1]  = 0;
			id[ATA_ID_COMMAND_SET_2] &= 0xC400;
			id[ATA_ID_CFSSE]	 &= 0xC000;
			id[ATA_ID_CFS_ENABLE_1]	  = 0;
			id[ATA_ID_CFS_ENABLE_2]	 &= 0xC400;
			id[ATA_ID_CSF_DEFAULT]	 &= 0xC000;
			id[127]			  = 0;
			id[ATA_ID_DLF]		  = 0;
			id[ATA_ID_CSFO]		  = 0;
			id[ATA_ID_CFA_POWER]	  = 0;
494
495
496
			printk(KERN_INFO "%s: Performing identify fixups.\n",
				drive->name);
		}
497
498
499
500
501
502

		/*
		 * Set MWDMA0 mode as enabled/support - just to tell
		 * IDE core that DMA is supported (it821x hardware
		 * takes care of DMA mode programming).
		 */
503
		if (ata_id_has_dma(id)) {
504
			id[ATA_ID_MWDMA_MODES] |= 0x0101;
505
506
			drive->current_speed = XFER_MW_DMA_0;
		}
507
508
509
510
	}

}

511
static struct ide_dma_ops it821x_pass_through_dma_ops = {
512
513
	.dma_host_set		= ide_dma_host_set,
	.dma_setup		= ide_dma_setup,
514
515
	.dma_start		= it821x_dma_start,
	.dma_end		= it821x_dma_end,
516
517
	.dma_test_irq		= ide_dma_test_irq,
	.dma_lost_irq		= ide_dma_lost_irq,
518
	.dma_timer_expiry	= ide_dma_sff_timer_expiry,
519
	.dma_sff_read_status	= ide_dma_sff_read_status,
520
521
};

522
523
524
525
526
527
528
529
530
531
532
/**
 *	init_hwif_it821x	-	set up hwif structs
 *	@hwif: interface to set up
 *
 *	We do the basic set up of the interface structure. The IT8212
 *	requires several custom handlers so we override the default
 *	ide DMA handlers appropriately
 */

static void __devinit init_hwif_it821x(ide_hwif_t *hwif)
{
533
	struct pci_dev *dev = to_pci_dev(hwif->dev);
534
535
536
	struct ide_host *host = pci_get_drvdata(dev);
	struct it821x_dev *itdevs = host->host_priv;
	struct it821x_dev *idev = itdevs + hwif->channel;
537
538
539
540
	u8 conf;

	ide_set_hwifdata(hwif, idev);

541
	pci_read_config_byte(dev, 0x50, &conf);
542
	if (conf & 1) {
543
		idev->smart = 1;
544
		hwif->host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
		/* Long I/O's although allowed in LBA48 space cause the
		   onboard firmware to enter the twighlight zone */
		hwif->rqsize = 256;
	}

	/* Pull the current clocks from 0x50 also */
	if (conf & (1 << (1 + hwif->channel)))
		idev->clock_mode = ATA_50;
	else
		idev->clock_mode = ATA_66;

	idev->want[0][1] = ATA_ANY;
	idev->want[1][1] = ATA_ANY;

	/*
	 *	Not in the docs but according to the reference driver
561
	 *	this is necessary.
562
563
	 */

564
	if (dev->revision == 0x10) {
565
		idev->timing10 = 1;
566
567
		hwif->host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
		if (idev->smart == 0)
568
			printk(KERN_WARNING DRV_NAME " %s: revision 0x10, "
569
				"workarounds activated\n", pci_name(dev));
570
571
	}

572
573
	if (idev->smart == 0) {
		/* MWDMA/PIO clock switching for pass through mode */
574
		hwif->dma_ops = &it821x_pass_through_dma_ops;
575
576
	} else
		hwif->host_flags |= IDE_HFLAG_NO_SET_MODE;
577

578
579
	if (hwif->dma_base == 0)
		return;
580

581
582
	hwif->ultra_mask = ATA_UDMA6;
	hwif->mwdma_mask = ATA_MWDMA2;
583
584
585
586
587
588

	/* Vortex86SX quirk: prevent Ultra-DMA mode to fix BadCRC issue */
	if (idev->quirks & QUIRK_VORTEX86) {
		if (dev->revision == 0x11)
			hwif->ultra_mask = 0;
	}
589
590
}

591
static void it8212_disable_raid(struct pci_dev *dev)
592
593
594
595
596
597
598
599
600
601
602
603
604
{
	/* Reset local CPU, and set BIOS not ready */
	pci_write_config_byte(dev, 0x5E, 0x01);

	/* Set to bypass mode, and reset PCI bus */
	pci_write_config_byte(dev, 0x50, 0x00);
	pci_write_config_word(dev, PCI_COMMAND,
			      PCI_COMMAND_PARITY | PCI_COMMAND_IO |
			      PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
	pci_write_config_word(dev, 0x40, 0xA0F3);

	pci_write_config_dword(dev,0x4C, 0x02040204);
	pci_write_config_byte(dev, 0x42, 0x36);
605
	pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
606
607
}

608
static int init_chipset_it821x(struct pci_dev *dev)
609
610
611
612
613
614
{
	u8 conf;
	static char *mode[2] = { "pass through", "smart" };

	/* Force the card into bypass mode if so requested */
	if (it8212_noraid) {
615
		printk(KERN_INFO DRV_NAME " %s: forcing bypass mode\n",
616
			pci_name(dev));
617
618
619
		it8212_disable_raid(dev);
	}
	pci_read_config_byte(dev, 0x50, &conf);
620
	printk(KERN_INFO DRV_NAME " %s: controller in %s mode\n",
621
		pci_name(dev), mode[conf & 1]);
622
623
624
	return 0;
}

625
626
627
628
629
630
631
static const struct ide_port_ops it821x_port_ops = {
	/* it821x_set_{pio,dma}_mode() are only used in pass-through mode */
	.set_pio_mode		= it821x_set_pio_mode,
	.set_dma_mode		= it821x_set_dma_mode,
	.quirkproc		= it821x_quirkproc,
	.cable_detect		= it821x_cable_detect,
};
632

633
static const struct ide_port_info it821x_chipset __devinitdata = {
634
	.name		= DRV_NAME,
635
636
637
638
	.init_chipset	= init_chipset_it821x,
	.init_hwif	= init_hwif_it821x,
	.port_ops	= &it821x_port_ops,
	.pio_mask	= ATA_PIO4,
639
640
641
642
643
644
645
646
647
648
649
650
651
};

/**
 *	it821x_init_one	-	pci layer discovery entry
 *	@dev: PCI device
 *	@id: ident table entry
 *
 *	Called by the PCI code when it finds an ITE821x controller.
 *	We then use the IDE PCI generic helper to do most of the work.
 */

static int __devinit it821x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
{
652
653
	struct it821x_dev *itdevs;
	int rc;
654

655
656
	itdevs = kzalloc(2 * sizeof(*itdevs), GFP_KERNEL);
	if (itdevs == NULL) {
657
		printk(KERN_ERR DRV_NAME " %s: out of memory\n", pci_name(dev));
658
		return -ENOMEM;
659
660
	}

661
662
	itdevs->quirks = id->driver_data;

663
	rc = ide_pci_init_one(dev, &it821x_chipset, itdevs);
664
665
	if (rc)
		kfree(itdevs);
666

667
	return rc;
668
669
}

670
671
672
673
674
675
676
677
678
static void __devexit it821x_remove(struct pci_dev *dev)
{
	struct ide_host *host = pci_get_drvdata(dev);
	struct it821x_dev *itdevs = host->host_priv;

	ide_pci_remove(dev);
	kfree(itdevs);
}

679
680
681
static const struct pci_device_id it821x_pci_tbl[] = {
	{ PCI_VDEVICE(ITE, PCI_DEVICE_ID_ITE_8211), 0 },
	{ PCI_VDEVICE(ITE, PCI_DEVICE_ID_ITE_8212), 0 },
682
	{ PCI_VDEVICE(RDC, PCI_DEVICE_ID_RDC_D1010), QUIRK_VORTEX86 },
683
684
685
686
687
	{ 0, },
};

MODULE_DEVICE_TABLE(pci, it821x_pci_tbl);

688
static struct pci_driver it821x_pci_driver = {
689
690
691
	.name		= "ITE821x IDE",
	.id_table	= it821x_pci_tbl,
	.probe		= it821x_init_one,
692
	.remove		= __devexit_p(it821x_remove),
693
694
	.suspend	= ide_pci_suspend,
	.resume		= ide_pci_resume,
695
696
697
698
};

static int __init it821x_ide_init(void)
{
699
	return ide_pci_register_driver(&it821x_pci_driver);
700
701
}

702
703
static void __exit it821x_ide_exit(void)
{
704
	pci_unregister_driver(&it821x_pci_driver);
705
706
}

707
module_init(it821x_ide_init);
708
module_exit(it821x_ide_exit);
709
710

module_param_named(noraid, it8212_noraid, int, S_IRUGO);
711
MODULE_PARM_DESC(noraid, "Force card into bypass mode");
712
713
714
715

MODULE_AUTHOR("Alan Cox");
MODULE_DESCRIPTION("PCI driver module for the ITE 821x");
MODULE_LICENSE("GPL");